## **Architecture**

The design before we started coding in VHDL is shown below. The selects connect to all corresponding brackets of 2x1 Mux, with each set of outputs connecting to the next brackets inputs. In order to implement 64x1, we needed 32 2x1 MUX (2^6 inputs), cascading down by powers of 2 until we reached 2 final inputs with 1 output.



Fig 1.1 - Sketch/Schematic used to design system for lab



Fig. 1.2 - Vivado Elaborated Design

## **Trick of the Codes**

The trick of the codes for the design implementation was to ensure that we used for-generate loops in order to produce our sets of generic 2x1 mux in order to create our 64x1 mux. To do this, we used a for loop for each power of 2 in the cascading mux's. For each bracket: 32, 16, 8, 4, 2, 1, we needed to use a for-generate loop and port map so we could utilize and create many sets of generic 2x1 mux. This implementation was super simple as we only needed to change minimal values in each for loop to correctly connect and implement each level of mux's. Overall the most difficult part of the code for our team was more so the syntax rather than the actual implementation of the design.

The testbench was also relatively simple to write after figuring out how to format txtio functions in VHDL. After specifying the variables for storing the lines, vectors, characters, and file paths, a simple while loop was written to take in the values from a file titled "input.txt", match them to the inputs on our 64x1 mux, and output the results to a file "output.txt". We formatted the input file to work so that if you wanted to turn on  $x1_0$  you would type "00000001 00000000 000001" where the first 8 bits are x1(7 downto 0), the second are x0(7 downto 0), and the last digits are select(5 downto 0). The first two digits are input as hexadecimal and the last digit is input as binary since it is the select and 6 bits would allow us to choose from 1 to 64 (or 0 to 63).

## **Corner Cases**

N/A

## Pick the area/resources information from the tool

| WNS | TNS | WHS | THS | TPWS | Total Power | Failed Routes | LUT | FF | BRAM | URAM | DSP | Start           | Elapsed  |
|-----|-----|-----|-----|------|-------------|---------------|-----|----|------|------|-----|-----------------|----------|
|     |     |     |     |      |             |               | 4   | 0  | 0.0  | 0    | 0   | 2/8/21, 9:07 PM | 00:00:29 |
| NA  | NA  | NA  | NA  | NA   | 1.961       | 0             | 4   | 0  | 0.0  | 0    | 0   | 2/8/21, 9:08 PM | 00:01:03 |

Power analysis from Implemented netlist. Activity derived from constraints files, simulation files or vectorless analysis.

Total On-Chip Power: 1.512 W

Design Power Budget: Not Specified

Power Budget Margin: N/A

Junction Temperature: 31.9°C

Thermal Margin: 53.1°C (11.5 W)

Effective \$JA: 4.6°C/W
Power supplied to off-chip devices: 0 W
Confidence level: Low

Launch Power Constraint Advisor to find and fix

invalid switching activity



| Utilization            | Name             | Signals (W) | Data (W) | Logic (W) | I/O (W) |
|------------------------|------------------|-------------|----------|-----------|---------|
| 1.416 W (94% of total) | N_MUX2x1         |             |          |           |         |
| 1.416 W (94% of total) | Leaf Cells (100) |             |          |           |         |



